Publish In |
International Journal of Industrial Electronics and Electrical Engineering (IJIEEE)-IJIEEE |
Journal Home Volume Issue |
||||||||
Issue |
Volume-5,Issue-4 ( Apr, 2017 ) | |||||||||
Paper Title |
Design of ALU Using Reversible Gates and Vectored Logic | |||||||||
Author Name |
N.L.Tejaswi, P.Anjali, P.Srikanth, K.Vikram Raja, A.Bhargav | |||||||||
Affilition |
Electronics and Communication Engineering Department, SRKR Engg. College, Bhimavaram | |||||||||
Pages |
1-5 | |||||||||
Abstract |
The primary goal of digital modules is to compute the input based on the application. ALU is a key factor of this computation process. Digital circuits with reversible multiplexer logic gives lesser delay when compared to basic logic gates. In this research analysis we have implemented a decoder controlled 16 bit ALU, along with vectored multiplexer selection output. All arithmetic and logic modules are implemented in reversible multiplexer logic by which delay is reduced along with power consumption. This design analysis is done with VHDL and simulated using ISIM simulator and implemented using Xilinx ISE project navigator. Keywords - ALU (arithmetic and Logic Unit), reversible logic, Vectored multiplexer, VHDL. | |||||||||
View Paper |