DOIONLINE

DOIONLINE NO - IJIEEE-IRAJ-DOI-16188

Publish In
International Journal of Industrial Electronics and Electrical Engineering (IJIEEE)-IJIEEE
Journal Home
Volume Issue
Issue
Volume-7,Issue-9  ( Sep, 2019 )
Paper Title
Survey of Different Full Adder Circuits for Low Power Consumption
Author Name
Deepgandha Shete, Anuja Askhedkar
Affilition
Student, Dr. Vishwanath Karad MIT World Peace University, Pune, India Assistant Professor, Dr. Vishwanath Karad MIT World Peace University, Pune, India
Pages
35-36
Abstract
In this paper, we survey different techniques for low power consumption for 1-bit full adder circuits. The circuits are optimized for power efficiency at 180nm CMOS technology. The power consumption is mainly dependent on switching activity of transistor, node capacitance and circuit size. The circuit designed in subthreshold region consumes less power. Keywords - Full Adder Circuit, Low Power Consumption, Subthreshold Region.
  View Paper