Publish In |
International Journal of Industrial Electronics and Electrical Engineering (IJIEEE)-IJIEEE |
Journal Home Volume Issue |
||||||||
Issue |
Volume-2, Issue-12 ( Dec, 2014 ) | |||||||||
Paper Title |
A Novel Modal For Low Power Topology In Nested Miller Compensation Using CMOS Multistage Op-Amp | |||||||||
Author Name |
Subodh Mahendre, Snehaprabha Lad | |||||||||
Affilition |
Department of Electronics & Communication Engineering, Technocrats institute of technology Bhopal | |||||||||
Pages |
65-67 | |||||||||
Abstract |
-Design procedure for multistage CMOS op-amp with features of fast settling and low power consumption is present in this paper. This method is focused on optimum compensation by means of proper placement of poles and zero. Single-stage cascode amplifier is no longer suitable in low-voltage designs. So that Multi-stage amplifiers are required with advance in technologies. To reduce the settling time and find the high gain in multi-stage Op-Amp, main aim is minimum mos used in this technology. nested Miller compensation nulling-resistor technique is used. Simulations on a circuit implemented in a 0.35-µm technology closely to the results expected. Three stage op-amp circuits are simulated by Tanner tool. The results obtained by the circuit simulation are 163 nsec (Settling Time), 90dB (Gain), 9.3 V/µs (Slew Rate) and 11 MHz (Unity Gain Frequency). Keywords- CMOS, Multistage Amplifiers, Nested-Miller Compensation, Operational Transconductance Amplifiers (OTAs) | |||||||||
View Paper |