Publish In |
International Journal of Electrical, Electronics and Data Communication (IJEEDC)-IJEEDC |
Journal Home Volume Issue |
||||||||
Issue |
Volume-7,Issue-10 ( Oct, 2019 ) | |||||||||
Paper Title |
Design and Implementation of Low Power High Speed 4*4 bit Multiplier using Vedic Mathematics | |||||||||
Author Name |
Sumit Kumar, Pooja Saxena | |||||||||
Affilition |
M.Tech. Student Dept. of ECE Greater Noida Institute of Technology, Greater Noida, India Professor, ECE Greater Noida Institute of Technology, Greater Noida, India | |||||||||
Pages |
1-3 | |||||||||
Abstract |
Multiplier plays an significant role in electronic circuits. In many apps, such as digital signal handling, microprocessors and micro commuters, these are the primary blocks. In this document we propose a high-speed Vedic multiplier pipeline, which contains Vedic mathematics as an old method with a distinctive method and a distinct sutra. This article discusses Sutra Urdhva Triyagbhyam (UT), which is effective in terms of the multiplier's field and velocity. We have introduced distinct architectures to increase the velocity of the multiplier, where the complete addition from distinct logics is used. The Vedic multiplier in this document is intended with a modified full-adder that uses less slices and delay is reduced. The model is simulated using Xilinx 14.7 version and synthesized using RTL compiler. Keyword - Vedic Multiplier, Full Adder using Multiplexer, Ripple Carry Adder. | |||||||||
View Paper |