DOIONLINE

DOIONLINE NO - IJEEDC-IRAJ-DOIONLINE-1612

Publish In
International Journal of Electrical, Electronics and Data Communication (IJEEDC)-IJEEDC
Journal Home
Volume Issue
Issue
Volume-3, Issue-1  ( Jan, 2015 )
Paper Title
Design Of A Current Starved Ring Oscillator For Phase Locked Loop (PLL)
Author Name
Zainab Kazemi, Sajjad Shalikar, A. M. Buhari, Seyed Abbas Mousavi Maleki
Affilition
Department of Electrical, Electronic and System Engineering, University Kebangsaan Malaysia, Malaysia Faculty of Computing, University Technology Malaysia, Johor, Malaysia Solar Energy Research Institute, The National University of Malaysia, 43600 Bangi, Selangor, Malaysia Faculty of Engineering, University Putra Malaysia, Selangor, Malaysia
Pages
34-39
Abstract
This paper presents a five and three stages current starved Voltage Controlled Oscillator (CMOS VCO) for low power Phase Lock Loop (PLL). The implemented design used a standard 0.18µm CMOS Technology with simulation CAD software mentor graphics tool. uses two models of P-channel and N-channel Mosfets Model I and II. The Model I and II of P-channel. The experimental results presentented suggests that the designed exibits twoVCO frequency ranging from 21MHz to 315.34 MHz at low power. The designed circuit is simulated using 180nm SCN018 Technology, and the product of this current and voltage approximate the power consumption to be 105.3mW, the procedures of the system design are illustrated step by step in this paper. The proposed design is suitable for PLL as a frequency multiplier based on its features as presented.
  View Paper