DOIONLINE

DOIONLINE NO - IJEEDC-IRAJ-DOIONLINE-12624

Publish In
International Journal of Electrical, Electronics and Data Communication (IJEEDC)-IJEEDC
Journal Home
Volume Issue
Issue
Volume-6,Issue-6  ( Jun, 2018 )
Paper Title
Design and Implementation of Synchronous 4-Bit up Counter using SSASPL
Author Name
S. M. Turkane, A. K. Kureshi
Affilition
Research Scholar, Department of Electronics & Telecommunication, Matoshri College of Engineering & Research Centre, Nashik, Savitribai Phule Pune University, Pune, Maharashtra, India. Principal, Vishwabharti Academy’s College of Engineering, Ahmednagar, Savitribai Phule Pune University, Pune, Maharashtra, India
Pages
35-38
Abstract
This paper represent design of synchronous 4-bit Up counter utilizing SSASPL. The SSASPL is executed utilizing 7 transistors. A fast and area effective synchronous Up counter is required in numerous applications viz. computerized recollections, ADCs, DACs, micro-controller circuits, recurrence dividers, recurrence synthesizer and so forth. Lower region and fast may met by decreasing size of equipment. Henceforth as the applications are expanding, interest for smaller size and longer life batteries increments. It normally comprises of a memory component, which is utilizing flip-flops and a combinational component, which is generally executed utilizing logic gates. Logic gates are logic circuits with at least one info terminals and one yield terminal in which the yield is exchanged between two voltage levels dictated by a blend of information signals. The utilization of rationale entryways for combinational logic ordinarily decreases the cost of parts for counter circuits to a flat out least, so it remains a mainstream approach. The counter has 70 numbers of transistors. Keywords - Flip Flop; SSASPL; Up Counter.
  View Paper